ϟ
 
DOI: 10.1109/vlsic.2015.7231322
OpenAccess: Closed
This work is not Open Acccess. We may still have a PDF, if this is the case there will be a green box below.

A 23mW face recognition accelerator in 40nm CMOS with mostly-read 5T memory

Dongsuk Jeon,Qing Dong,Yejoong Kim,Xiaolong Wang,Shuai Chen,Hao Yu,David Blaauw,Dennis Sylvester

Computer science
Facial recognition system
Face (sociological concept)
2015
This paper presents a face recognition accelerator for HD (1280×720) images. The proposed design detects faces from the input image using cascaded classifiers. A SVM (Support Vector Machine) performs face recognition based on features extracted by PCA (Principal Component Analysis). Algorithm optimizations including a hybrid search scheme that reduces the workload for face detection by 12×. A new mostly-read 5T memory reduces bitcell area by 7.2% compared to a conventional 6T bitcell while achieving significantly better read reliability and voltage scalability due to a decoupled read path. The resulting design consumes 23mW while processing both face detection and recognition in real time at 5.5 frames/s throughput.
Loading...
    Cite this:
Generate Citation
Powered by Citationsy*
    A 23mW face recognition accelerator in 40nm CMOS with mostly-read 5T memory” is a paper by Dongsuk Jeon Qing Dong Yejoong Kim Xiaolong Wang Shuai Chen Hao Yu David Blaauw Dennis Sylvester published in 2015. It has an Open Access status of “closed”. You can read and download a PDF Full Text of this paper here.